dc.contributor.author |
Agrawal, M |
|
dc.contributor.author |
Chakrabarty, K |
|
dc.date.accessioned |
2015-03-02T17:12:29Z |
|
dc.date.available |
2015-03-02T17:12:29Z |
|
dc.date.issued |
2015-03-02 |
|
dc.identifier.uri |
https://hdl.handle.net/10161/9495 |
|
dc.description.abstract |
Three-dimensional (3D) integration is an attractive technology platform for next-generation
ICs. Despite the benefits offered by 3D integration, test cost remains a major concern,
and analysis and tools are needed to understand test flows and minimize test cost.We
propose a generic cost model to account for various test costs involved in 3D integration
and present a formal representation of the solution space to minimize the overall
cost. We present an algorithm based on A*—a best-first search technique—to obtain
an optimal solution. An approximation algorithm with provable bounds on optimality
is proposed to further reduce the search space. In contrast to prior work, which is
based on explicit enumeration of test flows, we adopt a formal optimization approach,
which allows us to select an effective test flow by systematically exploring an exponentially
large number of candidate test flows. Experimental results highlight the effectiveness
of the proposed method. Adopting a formal approach to solving the cost-minimization
problem provides useful insights that cannot be derived via selective enumeration
of a smaller number of candidate test flows.
|
|
dc.description.sponsorship |
This research was supported in part by the National Science Foundation under grant
no. CCF-1017391, the Semiconductor Research Corporation under contract no. 2118, a
grant from Intel Corporation, and a gift from Cisco Systems through the Silicon Valley
Community Foundation.
|
|
dc.language.iso |
en_US |
|
dc.publisher |
Institute of Electrical and Electronics Engineers (IEEE) |
|
dc.relation.ispartofseries |
ECE-2015;01 |
|
dc.subject |
3D chip testing |
|
dc.subject |
cost models |
|
dc.subject |
test cost |
|
dc.subject |
test flows |
|
dc.title |
Test-Cost Modeling and Optimal Test-Flow Selection of 3D-Stacked ICs |
|
dc.type |
Report |
|
duke.contributor.id |
Chakrabarty, K|0205255 |
|